DocumentCode :
3258464
Title :
Design and operating characteristics of a reconfigurable clock distribution network
Author :
Chattopadhyay, Atanu ; Zilic, Zeljko
Author_Institution :
Dept. of Electr. & Comput. Eng., McGill Univ., Montreal, QC
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
9
Lastpage :
12
Abstract :
In this paper, we provide an overview of our reprogrammable multi-clock distribution scheme. We present potential architectures using this scheme, information on controller requirements and the system´s operating characteristics, including a skew and jitter study. We show that reference-based clocking provides a skew tolerant scalable solution that can re-route clocks using specially designed switch-points, post-silicon. Our clock distribution is able to combine the best aspects of both active and passive clock distribution architectures by using distinct synchronization and operation phases. We show through simulation that our system is resilient enough to temperature and voltage fluctuations to be used in an ASIC, SoC or FPGA environment.
Keywords :
application specific integrated circuits; clocks; distribution networks; field programmable gate arrays; network synthesis; system-on-chip; ASIC; FPGA; SoC; reconfigurable clock distribution network; reprogrammable multi-clock distribution scheme; Circuits; Clocks; Computer architecture; Control systems; Jitter; Routing; Synchronization; Temperature; Wire; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. NEWCAS 2007. IEEE Northeast Workshop on
Conference_Location :
Montreal, Que
Print_ISBN :
978-1-4244-1163-4
Electronic_ISBN :
978-1-4244-1164-1
Type :
conf
DOI :
10.1109/NEWCAS.2007.4487951
Filename :
4487951
Link To Document :
بازگشت