DocumentCode :
3258775
Title :
Optimized realization of large-size two’s complement multipliers on FPGAs
Author :
Gao, Shuli ; Al-Khalili, Dhamin ; Chabini, Noureddine
Author_Institution :
ECE Dept., R. Mil. Coll. of Canada, Kingston, ON
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
494
Lastpage :
497
Abstract :
This paper presents an optimized design approach of two´s complement large-size multipliers using embedded multipliers in FPGAs. The realization is based on Baugh-Wooley´s algorithm. To achieve efficient implementation, a set of optimized schemes for the realization of the addition of partial products is proposed. The implementations of the multipliers have been carried out for operands with sizes from 20 to 128 bits. The results indicate that our proposed approach outperforms the traditional methods by as high as 50% in terms of LUT-delay product.
Keywords :
field programmable gate arrays; multiplying circuits; Baugh Wooley algorithm; FPGA; complement multipliers; embedded multipliers; large size multipliers; Design optimization; Digital signal processing; Educational institutions; Equations; Field programmable gate arrays; Organizing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. NEWCAS 2007. IEEE Northeast Workshop on
Conference_Location :
Montreal, Que
Print_ISBN :
978-1-4244-1163-4
Electronic_ISBN :
978-1-4244-1164-1
Type :
conf
DOI :
10.1109/NEWCAS.2007.4487968
Filename :
4487968
Link To Document :
بازگشت