DocumentCode :
3259426
Title :
Timing-constrained redundant via insertion for yield optimization
Author :
Yan, Jin-Tai ; Chiang, Bo-Yi ; Chen, Zhi-Wei
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Chung-Hua Univ., Hsinchu
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
1126
Lastpage :
1129
Abstract :
According to the equivalent circuit of on-track or off-track redundant via insertion and the timing delay of each net in as the timing constraint, an enhanced timing-constrained two-phase insertion approach for yield optimization is proposed to insert on-track and off-track redundant vias. For the Poisson yield model in redundant via insertion, the experimental results show that our proposed enhanced two-phase insertion approach only reduces 0.003%~0.005% total wire length and 0.0001%~0.0003% chip yield to maintain 100% timing constraints for the tested benchmarks.
Keywords :
equivalent circuits; integrated circuit layout; stochastic processes; timing; Poisson yield model; equivalent circuit; off-track redundant; on-track redundant; timing constraint; timing delay; timing-constrained redundant; yield optimization; Benchmark testing; Computer science; Constraint optimization; Delay; Equivalent circuits; Joining processes; Maintenance engineering; Routing; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. NEWCAS 2007. IEEE Northeast Workshop on
Conference_Location :
Montreal, Que
Print_ISBN :
978-1-4244-1163-4
Electronic_ISBN :
978-1-4244-1164-1
Type :
conf
DOI :
10.1109/NEWCAS.2007.4488005
Filename :
4488005
Link To Document :
بازگشت