Title :
RRNS quasi-chaotic coding and its FPGA implementation
Author :
Wang, Wei ; Zhang, Xiaolin ; Yang, Chenyang ; Swamy, M.N.S. ; Ahmad, M.O.
Author_Institution :
Dept. of Electr. & Comput. Eng., Western Ontario Univ., Canada
Abstract :
In this paper, a new architecture of the redundant residue number system (RRNS) based quasi-chaotic coding is proposed for the secure telecommunication systems and networks. In the proposed architecture, a number of modulo operations required by the existing designs are replaced by binary coding operations to simplify the design. Also, a moduli selection method and a residue-to-binary converter with error-correction capability are proposed to further improve the efficiency of the design specifically for FPGA implementation. The proposed architecture is implemented and tested using Matlab and Xilinx FPGA hardware. The results show that compared to the existing design, the proposed design requires only 80% of the hardware resources while maintaining the same speed. The power consumption is also reduced by 25%.
Keywords :
binary codes; chaos; error correction codes; field programmable gate arrays; residue number systems; FPGA implementation; RRNS quasichaotic coding; binary coding; error-correction capability; modulo operation; redundant residue number system; residue-to-binary converter; secure telecommunication networks; secure telecommunication systems; Application software; Chaotic communication; Computer architecture; Decoding; Discrete wavelet transforms; Error correction; Field programmable gate arrays; Filters; Hardware; Security;
Conference_Titel :
Software Engineering, Artificial Intelligence, Networking and Parallel/Distributed Computing, 2005 and First ACIS International Workshop on Self-Assembling Wireless Networks. SNPD/SAWN 2005. Sixth International Conference on
Print_ISBN :
0-7695-2294-7
DOI :
10.1109/SNPD-SAWN.2005.66