DocumentCode :
326030
Title :
PLL frequency synthesizer with multi-programmable divider
Author :
Sumi, Yasuaki ; Syoubu, Kouichi ; Obote, S. ; Fukui, Yutaka
Author_Institution :
Tottori Sanyo Electr. Co. Ltd., Japan
Volume :
4
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
425
Abstract :
The lock-up time of a PLL frequency synthesizer depends on each loop gain. In this paper, we pay attention to the gain of a programmable divider which is one of the important elements of PLL, and propose a new method for improving the gain of programmable divider. In order to achieve the increase in gain of the programmable divider, we propose a new PLL frequency synthesizer with multi-programmable divider by which the gain is increased even when the same reference frequency and the same division ratio as usual are used. It will be shown by the theoretical considerations and experimental results that a higher speed lock-up time can be achieved
Keywords :
dividing circuits; frequency synthesizers; phase locked loops; phase noise; PLL frequency synthesizer; division ratio; lock-up time; loop gain; multi-programmable divider; reference frequency; Communications technology; Detectors; Frequency conversion; Frequency synthesizers; Phase detection; Phase locked loops; Phase noise; Transfer functions; Transient response; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.698903
Filename :
698903
Link To Document :
بازگشت