DocumentCode :
3260378
Title :
The design and implementation of a low-latency on-chip network
Author :
Mullins, Robert ; West, Andrew ; Moore, Simon
Author_Institution :
Cambridge Univ., UK
fYear :
2006
fDate :
24-27 Jan. 2006
Abstract :
Many of the issues that will be faced by the designers of multi-billion transistor chips may be alleviated by the presence of a flexible global communication infrastructure. In the short term, such a network will provide scalable chip-wide communication and ease the complexity of handling multi-cycle communications. In the long term, the network will become a primary tool for optimising power and data transfers and for scheduling computations. This paper details the design and implementation of a low-latency on-chip network. The network´s speculative routers are in the best case able to route flits in a single clock cycle, helping to minimise on-chip communication latencies and maximise the effectiveness of buffering resources. Results from our 180nm test chip demonstrate an inter-router data transfer rate in excess of 16Gbit/s for each link. In the best case each router hop adds just 1 clock cycle to the final communication latency.
Keywords :
network routing; network-on-chip; 16 Gbit/s; 180 nm; buffering resources; multicycle communications handling; network routers; on-chip communication latencies; on-chip network; transistor chips; Clocks; Communication switching; Computer networks; Delay estimation; Frequency; Network-on-a-chip; Switches; Tiles; Virtual colonoscopy; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 2006. Asia and South Pacific Conference on
Print_ISBN :
0-7803-9451-8
Type :
conf
DOI :
10.1109/ASPDAC.2006.1594676
Filename :
1594676
Link To Document :
بازگشت