DocumentCode :
3260619
Title :
Using standard-cell design methodologies on a gate-array base
Author :
Brasen, D. ; Shiffer, J. ; Hartoog, M. ; Ashtaputre, S.
Author_Institution :
Compass Design Autom., San Jose, CA, USA
fYear :
1992
fDate :
1-5 Jun 1992
Firstpage :
407
Lastpage :
408
Abstract :
Gate-array designs normally require larger chip area than equivalent standard-cell designs. However, as netlists get larger routing becomes more important. In this paper, standard-cell channel routing is used to reduce the chip area of a specially designed 0.8 μm gate-array architecture. For very large netlists, results show that gate-array designs can have equal chip area and performance to standard-cell designs
Keywords :
application specific integrated circuits; cellular arrays; circuit layout CAD; logic CAD; logic arrays; network routing; 0.8 micron; channel routing; gate-array architecture; netlists; standard-cell design methodologies; Design automation; Design methodology; Reactive power; Routing; Timing; Variable structure systems; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Euro ASIC '92, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-2845-6
Type :
conf
DOI :
10.1109/EUASIC.1992.227989
Filename :
227989
Link To Document :
بازگشت