DocumentCode :
3261659
Title :
Low-power design methodology for module-wise dynamic voltage and frequency scaling with dynamic de-skewing systems
Author :
Kitahara, Takeshi ; Hara, Hiroyuki ; Shiratake, S. ; Tsukiboshi, Yoshiki ; Yoda, Tomoyuki ; Utsumi, Tetsuaki ; Minami, Fumihiro
Author_Institution :
Semicond. Co., Toshiba Corp., Kawasaki, Japan
fYear :
2006
fDate :
24-27 Jan. 2006
Abstract :
This paper discusses design methodology for a module-wise dynamic voltage and frequency scaling (DVFS) technique which adjusts the supply voltage for a module appropriately to reduce the power dissipation. A circuit is able to work even when the supply voltage is in transition, by using our dynamic de-skewing system (DDS). We propose a clock design methodology to minimize the intermodule clock skew for solving one of the major design issues in the module-wise DVFS. We also describe a method of determining the minimum supply voltage value for a module. We lead the issue to a problem of solving simultaneous polynomial inequalities. Our experimental results show that the module-wise DVFS can reduce 53% power compared with the chip-wise DVFS, and 17% more reduction was achieved by applying the minimum supply voltage proposed.
Keywords :
clocks; low-power electronics; network synthesis; clock design; dynamic de-skewing systems; dynamic voltage and frequency scaling; inter-module clock skew; low-power design; minimum supply voltage; polynomial inequalities; Circuits; Clocks; Design methodology; Dynamic voltage scaling; Frequency; Large scale integration; Microelectronics; Power dissipation; Threshold voltage; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 2006. Asia and South Pacific Conference on
Print_ISBN :
0-7803-9451-8
Type :
conf
DOI :
10.1109/ASPDAC.2006.1594740
Filename :
1594740
Link To Document :
بازگشت