Title :
Transient fault emulation of hardened circuits in FPGA platforms
Author :
García-Valderas, Mario ; López-Ongil, Celia ; Portela-García, Marta ; Entrena-Arrontes, Luis
Author_Institution :
Electron. Technol. Dept., Univ. Carlos III, Madrid, Spain
Abstract :
Very deep submicron and nanometer technologies are emphasizing soft errors as an important issue in the challenges of modem electronic systems. Hardened circuits are currently required in many applications where fault tolerance (FT) was not a requirement in the very near past. Together with the generation of tools and methods for hardening circuits, new ways of validating the FT are needed. These solutions must be cost effective and provide a help not only in measuring the robustness of the circuit but also in locating the weak areas and in proposing hardening solutions. FPGA emulation of SEU effects is gaining attention in order to speed up the fault tolerance evaluation. In this work a system is proposed for the evaluation of fault tolerance with respect to SEU effects by emulation in platform FPGAs. In this system, most of the modules of a typical fault injection environment are embedded in the FPGA. Therefore, the time required for the FT validation has been optimised with respect to existing approaches.
Keywords :
fault simulation; fault tolerance; field programmable gate arrays; logic design; logic testing; FPGA platforms; SEU effects; fault injection; fault tolerance validation; hardened circuits; safety-critical applications; soft errors; transient fault effects; transient fault emulation; transient fault simulation; Circuit faults; Circuit simulation; Circuit testing; Costs; Emulation; Fault tolerance; Field programmable gate arrays; Manufacturing; Microelectronics; Robustness;
Conference_Titel :
On-Line Testing Symposium, 2004. IOLTS 2004. Proceedings. 10th IEEE International
Print_ISBN :
0-7695-2180-0
DOI :
10.1109/OLT.2004.1319667