Title :
Delay modeling and static timing analysis for MTCMOS circuits
Author :
Ohkubo, Naoaki ; Usami, Kimiyoshi
Author_Institution :
Graduate Sch. of Eng., Shibaura Inst. of Technol., Saitama
Abstract :
One of the critical issues in MTCMOS design is how to estimate a circuit delay quickly. In this paper, we propose a delay modeling and static timing analysis (STA) methodology targeting at MTCMOS circuits. In the proposed method, we prepare a delay look-up table (LUT) consisting of the input slew, the output load capacitance, the virtual ground length, and a power-switch size. Using this LUT, we compute a circuit delay for each logic cell by applying the linear interpolation. Experimental results show that the proposed methodology enables to estimate the critical path delay in a good accuracy
Keywords :
CMOS logic circuits; circuit CAD; delays; integrated circuit modelling; interpolation; table lookup; MTCMOS circuits; circuit delay; critical path delay; delay look-up table; delay modeling; leakage power; linear interpolation; static timing analysis; CMOS logic circuits; Capacitance; Circuit analysis; Delay estimation; Fluctuations; Logic design; Logic gates; Switches; Timing; Wire;
Conference_Titel :
Design Automation, 2006. Asia and South Pacific Conference on
Conference_Location :
Yokohama
Print_ISBN :
0-7803-9451-8
DOI :
10.1109/ASPDAC.2006.1594746