• DocumentCode
    3261981
  • Title

    FCSCAN: an efficient multiscan-based test compression technique for test cost reduction

  • Author

    Shi, Youhua ; Togawa, Nozomu ; Kimura, Shinji ; Yanagisawa, Masao ; Ohtsuki, Tatsuo

  • Author_Institution
    Dept. of Comput. Sci., Waseda Univ., Japan
  • fYear
    2006
  • fDate
    24-27 Jan. 2006
  • Abstract
    This paper proposes a new multiscan-based test input data compression technique by employing a fan-out compression scan architecture (FCSCAN) for test cost reduction. The basic idea of FCSCAN is to target the minority specified 1 or 0 bits (either 1 or 0) in scan slices for compression. Due to the low specified bit density in test cube set, FCSCAN can significantly reduce input test data volume and the number of required test channels so as to reduce test cost. The FCSCAN technique is easy to be implemented with small hardware overhead and does not need any special ATPG for test generation. In addition, based on the theoretical compression efficiency analysis, improved procedures are also proposed for the FCSCAN to achieve further compression. Experimental results on both benchmark circuits and one real industrial design indicate that drastic reduction in test cost can be indeed achieved.
  • Keywords
    boundary scan testing; data compression; design for testability; FCSCAN technique; benchmark circuits; compression efficiency analysis; fan-out compression scan architecture; multiscan-based test compression technique; test cost reduction; test input data compression technique; Automatic test pattern generation; Automatic testing; Bandwidth; Circuit faults; Circuit testing; Costs; Design for testability; Hardware; Manufacturing; Test data compression;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation, 2006. Asia and South Pacific Conference on
  • Print_ISBN
    0-7803-9451-8
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2006.1594760
  • Filename
    1594760