DocumentCode :
3262117
Title :
Active power filters compensator implementation using parallel structures in FPGA devices
Author :
Lopes, A.B. ; Favarim, F. ; Carati, Emerson Giovani
Author_Institution :
Electr. Eng. Post-Graduation Program, Fed. Univ. of Technol., Pato Branco, Brazil
fYear :
2012
fDate :
5-7 Nov. 2012
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a parallel implementation approach of selective harmonic compensator for active power filters. This approach uses field programmable gate array (FPGAs) in order to reduce the compensator computational time. To compensate for even a small number of harmonics digital filters require multiple calculation instructions involving multiplications and additions. Thus, to improve the performance of the computer system it is proposed the digital compensator implementation using parallel structures in FPGA devices. Experimental results are presented to compare the speedup of the proposed parallel approach with the DSP sequential execution time conventionally used in active power filters applications.
Keywords :
active filters; digital signal processing chips; field programmable gate arrays; power harmonic filters; DSP sequential execution time; FPGA devices; active power filter compensator implementation; field programmable gate array devices; harmonic digital filters; parallel structures; selective harmonic compensator; Active filters; Digital signal processing; Field programmable gate arrays; Harmonic analysis; Performance evaluation; Power harmonic filters; Active Power Filters; Digital Control; FPGA Devices; Parallel Processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industry Applications (INDUSCON), 2012 10th IEEE/IAS International Conference on
Conference_Location :
Fortaleza
Print_ISBN :
978-1-4673-2412-0
Type :
conf
DOI :
10.1109/INDUSCON.2012.6451434
Filename :
6451434
Link To Document :
بازگشت