DocumentCode :
3262856
Title :
DRAM scaling-down to 0.1 /spl mu/m generation using bitline spacerless storage node SAC and RIR capacitor with TiN contact plug
Author :
Beom-Jun Jin ; Young-Pil Kim ; Byeong-Yun Nam ; Hyoung-Joon Kim ; Young-Wook Park ; Joo-Tae Moon
Author_Institution :
Semicond. R&D Center, Samsung Electron. Co. Ltd., Yongin-City, South Korea
fYear :
2001
fDate :
12-14 June 2001
Firstpage :
127
Lastpage :
128
Abstract :
As DRAM downscaling approaches the 0.1 /spl mu/m generation, problems related to transistor short channel effects, storage capacitance, gap filling of high aspect ratio patterns, and leakage currents through each module must be solved. Among these, processing around the storage node self-aligned contact (SAC) is the most critical problem for integration of capacitor-on-bitline (COB) DRAM devices because it is one of the deepest contacts with high aspect ratio; and it reaches the cell transistor junction. However, few reports have addressed this issue, while others have been reported elsewhere (Song et al., 2000; Jeong et al., 2000; Won et al., 2000; Kim et al., 2000). In this paper, a novel process of bitline spacerless storage node SAC and Ru-Ta/sub 2/O/sub 5/-Ru (RIR) capacitor with TiN contact plug is studied for the integration of 0.1 /spl mu/m design-rule based DRAMs. It was found that the spacerless SAC process made downscaling to the 0.1 /spl mu/m design-rule possible and also that it has better electrical properties than the conventional SAC.
Keywords :
DRAM chips; MIM devices; electrical contacts; electrolytic capacitors; integrated circuit design; integrated circuit interconnections; integrated circuit metallisation; leakage currents; ruthenium; tantalum compounds; titanium compounds; 0.1 micron; COB DRAM devices; DRAM design-rule; DRAM downscaling; DRAM integration; RIR capacitor; Ru-Ta/sub 2/O/sub 5/-Ru; Ru-Ta/sub 2/O/sub 5/-Ru capacitor; TiN; TiN contact plug; bitline spacerless storage node SAC; capacitor-on-bitline DRAM devices; cell transistor junction; electrical properties; gap filling; high aspect ratio patterns; leakage currents; spacerless SAC process; storage capacitance; storage node self-aligned contact; transistor short channel effects; Capacitors; Contact resistance; Etching; Filling; Insulation; Leakage current; Material storage; Plugs; Random access memory; Tin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2001. Digest of Technical Papers. 2001 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-012-7
Type :
conf
DOI :
10.1109/VLSIT.2001.934982
Filename :
934982
Link To Document :
بازگشت