DocumentCode :
3265473
Title :
Metastability tolerant mesochronous synchronization
Author :
Hasan, Syed Rafay ; Savaria, Yvon
Author_Institution :
Concordia Univ., Montreal
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
13
Lastpage :
16
Abstract :
In this work, a new synchronization scheme for mesochronous communication is proposed. This design has better metastability tolerance compared to state-of-the-art synchronizers. It has low latency and is only composed of standard digital components. This solution avoids the prevalent assumption, in many contemporary synchronizing techniques, of solving the metastability in half a clock cycle. The new design achieves latency as low as one clock cycle for a 500 MHz, system clock, under 0.18 micron TSMC technology. A proof of concept simulation is performed and a comprehensive design methodology is proposed.
Keywords :
CMOS integrated circuits; UHF integrated circuits; integrated circuit design; synchronisation; TSMC technology; contemporary synchronizing techniques; digital components; mesochronous communication; metastability tolerant mesochronous synchronization; system clock; Clocks; Control systems; Delay; Delta modulation; Design methodology; Frequency synchronization; Hardware; Metastasis; Sampling methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488530
Filename :
4488530
Link To Document :
بازگشت