DocumentCode
3265690
Title
Optimization techniques of on-chip memory system based on UltraSPARC architecture
Author
Huang, Anwen ; Gao, Jun ; Feng, Chaochao ; Zhang, Minxuan
Author_Institution
Key Lab. of Sci. & Technol. for Nat. Defense of Parallel & Distrib. Process., Nat. Univ. of Defense Technol., Changsha, China
fYear
2009
fDate
19-21 Jan. 2009
Firstpage
428
Lastpage
431
Abstract
It is of great significance to optimize the design of on-chip memory system for improving the performance of multi-core processor. This paper describes the organization of on-chip memory hierarchy in UltraSPARC T2, analyzes the procedure of dealing with the memory access request from multi-core processor in detail. To get the basic parameters of timing characteristic and area consumption, the primary element of on-chip memory system is simulated by ModelSim and synthesized by Synopsys Design Complier with 90 nm standard cell library. Aimed at the potential limiting factor of improving the performance of memory hierarchy, corresponding optimization techniques of critical elements in memory system are explored finally.
Keywords
microprocessor chips; multiprocessing systems; optimisation; semiconductor storage; ModelSim; Synopsys Design Complier; UltraSPARC T2; UltraSPARC architecture; area consumption; memory access; multicore processor; on-chip memory hierarchy; on-chip memory system; optimization technique; timing characteristics; Algorithm design and analysis; Clocks; Costs; Elliptic curve cryptography; Elliptic curves; Hardware; Protection; Random access memory; Registers; System-on-a-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronics & Electronics, 2009. PrimeAsia 2009. Asia Pacific Conference on Postgraduate Research in
Conference_Location
Shanghai
Print_ISBN
978-1-4244-4668-1
Electronic_ISBN
978-1-4244-4669-8
Type
conf
DOI
10.1109/PRIMEASIA.2009.5397354
Filename
5397354
Link To Document