Title :
Design of a high-speed low-power multiport register file
Author :
Li, Shenglong ; Li, Zhaolin ; Wang, Fang
Author_Institution :
Tsinghua Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., Beijing, China
Abstract :
This paper proposes a full custom design of a 9-write and 17-read multi-port register file. The proposed register file can fulfill one read-after-write access in one system cycle with a synchronous read and an asynchronous write. The design employs a single-ended sense amplifier and a high-speed SCL address-decoder as write decoder controlled by VCLK, which is generated through a novel positive edge check circuit. The register file is implemented in SMIC 0.13 ¿m CMOS technology and passes the final verification. The post simulation results show that the write delay of the register file in the worst case is 2.5 ns and the read delay is 1.8 ns. The read-after-write timing is 2.9 ns. The power of register file is 109 mW in the worst case.
Keywords :
CMOS logic circuits; delays; integrated circuit design; microprocessor chips; CMOS technology; SMIC; VCLK; high-speed SCL address-decoder; high-speed low-power multiport register file; positive edge check circuit; read-after-write access; single-ended sense amplifier; size 0.13 mum; write decoder; CMOS technology; Circuit simulation; Decoding; Delay; Registers; Timing;
Conference_Titel :
Microelectronics & Electronics, 2009. PrimeAsia 2009. Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-4668-1
Electronic_ISBN :
978-1-4244-4669-8
DOI :
10.1109/PRIMEASIA.2009.5397357