Title :
Scaling rule of optically differential reconfigurable gate array VLSIs
Author :
Watanabe, Minoru ; Shiki, Takenori ; Kobayashi, Fuminori
Author_Institution :
Shizuoka Univ., Shizuoka
Abstract :
Dynamic reconfigurable devices present new computational paradigms because programmable devices´ activity and performance can be improved dramatically merely by increasing the reconfiguration frequency. Therefore, the reconfiguration time and reconfiguration overhead of next-generation programmable devices are extremely important parameters. To realize zero-overhead and short reconfiguration, an optically differential reconfigurable gate array (ODRGA) VLSIs were developed. However, up to now, the scaling rule of ODRGAs has never been clarified. This paper describes the designs of ODRGA - VLSIs using 0.18 mum and 0.35 mum CMOS processes and presents discussion of the scaling rule of ODRGAs using layout results.
Keywords :
CMOS logic circuits; VLSI; programmable logic arrays; CMOS processes; VLSI; dynamic reconfigurable devices; optically differential reconfigurable gate array; performance improvement; programmable devices; reconfiguration frequency; reconfiguration overhead; reconfiguration time; scaling rule; size 0.18 mum; size 0.35 mum; CMOS process; Field programmable gate arrays; Frequency; High speed optical techniques; Holographic optical components; Holography; Optical arrays; Optical devices; Ultraviolet sources; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2007.4488553