DocumentCode :
3267226
Title :
Algorithms for Taylor expansion diagrams [IC design/verification applications]
Author :
Fey, Görschwin ; Drechsler, Rolf ; Ciesielski, Maciej
Author_Institution :
Inst. of Comput. Sci., Bremen Univ., Germany
fYear :
2004
fDate :
19-22 May 2004
Firstpage :
235
Lastpage :
240
Abstract :
The ever increasing size of integrated circuits results in large problem sizes during synthesis and verification of such designs. Recently Taylor expansion diagrams (TEDs) were introduced as a data structure to cope with large problem instances. TEDs allow us to exploit high level information in the representation of functions. In this paper, the basic TED operations are analyzed from a complexity point of view. Suggestions for optimizations of the originally proposed algorithms are made.
Keywords :
Boolean functions; computational complexity; directed graphs; logic design; Boolean functions; IC size problems; IC synthesis; IC verification; TED data structure; TED operations complexity; TED optimization; Taylor expansion diagram algorithms; directed acyclic graph; function representation; high level information; Algorithm design and analysis; Boolean functions; Circuit synthesis; Computer science; Data structures; Integrated circuit synthesis; Logic; Polynomials; Taylor series;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2004. Proceedings. 34th International Symposium on
ISSN :
0195-623X
Print_ISBN :
0-7695-2130-4
Type :
conf
DOI :
10.1109/ISMVL.2004.1319947
Filename :
1319947
Link To Document :
بازگشت