Title :
Offset compensating bit-line sensing scheme for high density DRAMs
Author :
Watanabe, Y. ; Nakamura, N. ; Takashima, D. ; Hara, T. ; Watanabe, S.
Author_Institution :
Toshiba Corp., Kawasaki, Japan
Abstract :
A bit-line sense amplifier (S/A) realizing a high sensitivity is essential for high-density DRAMs, because it is difficult to store enough signal charge within a smaller memory cell area. However, the sensitivity of the S/A tends to be degraded by an increase of the electrical imbalance between pair transistors in scaled-down dimension. A new bit-line sensing scheme realizing a high sensitivity was proposed. The proposed offset compensating bit-line sensing (OCS) scheme is effectively applicable to ULSI DRAMs where many transistors with a scaled-down dimension should be utilized.<>
Keywords :
DRAM chips; VLSI; amplifiers; compensation; ULSI DRAMs; bit-line sense amplifier; high density DRAMs; high sensitivity; memory cell area; offset compensating bit-line sensing; scaled-down dimension; Circuit simulation; Degradation; Feedback; Flip-flops; Mirrors; Pulse amplifiers; Random access memory; Signal restoration; Threshold voltage; Voltage measurement;
Conference_Titel :
VLSI Circuits, 1992. Digest of Technical Papers., 1992 Symposium on
Conference_Location :
Seattle, WA, USA
Print_ISBN :
0-7803-0701-1
DOI :
10.1109/VLSIC.1992.229264