DocumentCode :
3268537
Title :
A relocation method for circuit modifications
Author :
Yanagibashi, Kunihiko ; Takashima, Yasuhiro ; Nakamura, Yuichi
Author_Institution :
NEC Electron. Corp., Kawasaki
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
783
Lastpage :
786
Abstract :
For the placement of VLSI, the migration problem becomes important. In this paper, we propose a novel migration method. In this method, the resultant placement keeps the structure of the original placement, called model placement, as same as possible. For the purpose, we minimize the sum of the area difference between the model placement and the relocated one and the total amount of displacement between them. Moreover, to archive a short run-time, we employ the limitation of solution space and the change of packing origin in the optimization process. We construct the system on sequence-pair. Experimental results show that our approach preserves the chip area and the overall circuit structure with 98% less run-time than that by a naive simulated annealing.
Keywords :
VLSI; integrated circuit layout; simulated annealing; VLSI placement; chip area preservation; circuit modifications; migration problem; model placement; naive simulated annealing; optimization process; overall circuit structure preservation; relocation method; sequence pair; Circuit simulation; Circuit synthesis; Logic; Microcomputers; National electric code; Power engineering and energy; Routing; Runtime; Simulated annealing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
ISSN :
1548-3746
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2007.4488694
Filename :
4488694
Link To Document :
بازگشت