DocumentCode :
3268936
Title :
An insertion loss balance aware routing scheme in photonic network on chip
Author :
Chang, Zhijuan ; Tang, Jianxiong ; Jin, Yaohui
Author_Institution :
State Key Lab. of Adv. Opt. Commun. Syst. & Network, Shanghai Jiao Tong Univ., Shanghai, China
fYear :
2009
fDate :
8-10 Dec. 2009
Firstpage :
1
Lastpage :
5
Abstract :
The paper presents a novel energy efficient routing scheme for photonic network on chip (PNoC) based on the microresonator which takes the insertion loss and the path-setup latency into consideration in order to design a high performance per watt multi-processors. The path-setup latency is a major contributor to the whole system´s latency that has something to do with queuing. And insertion loss which has impact on power consumption is closely related to the number of micro-resonators in on state. To solve the multi-objective optimization problem, we design a straight line first heuristic routing scheme. The goal of this routing scheme is to reduce the path-setup latency and insertion loss. Simulation results show that this scheme can low the latency with lower the insertion loss as little as possible.
Keywords :
integrated optics; multiprocessing systems; network-on-chip; high performance per watt multiprocessors; insertion loss balance aware routing; microresonator; multiobjective optimization problem; path setup latency; photonic network on chip; power consumption; straight line first heuristic routing; Delay; Design optimization; Energy consumption; Energy efficiency; Insertion loss; Microcavities; Network-on-a-chip; Optical losses; Performance loss; Routing; PNOC; insertion loss; path-setup latency; staight line first;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information, Communications and Signal Processing, 2009. ICICS 2009. 7th International Conference on
Conference_Location :
Macau
Print_ISBN :
978-1-4244-4656-8
Electronic_ISBN :
978-1-4244-4657-5
Type :
conf
DOI :
10.1109/ICICS.2009.5397522
Filename :
5397522
Link To Document :
بازگشت