Title :
A low-power 10-Gb/s 0.13-μm CMOS transmitter for OC-192/STM-64 applications
Author :
Shim, Jae Hoon ; Byun, Sangjin ; Lee, Jyung Chan ; Kim, Kwangjoon ; Kim, Cheon Soo
Author_Institution :
Electron. & Telecommun. Res. Inst., Daejeon
Abstract :
This paper presents a low-power 10-Gb/s transmitter for SONET OC-192/SDH STM-64 applications. The transmitter comprises a 16-bit LVDS interface, a FIFO, a clock multiplying unit (CMU), a 16:1 multiplexer (MUX), and a CML output driver. The total output jitter of the transmitted STM-64 frame data is 0.12 UIpp (unit-interval, peak-to-peak) over 20-kHz to 80-MHz bandwidth and 0.035 UIpp over 4-MHz to 80-MHz bandwidth, both of which are way below the corresponding SDH jitter generation specifications, 0.3 UIpp and 0.1 UIpp, respectively. The serial output waveform complies with the OC-192/STM-64 eye mask. With low power design, the transmitter fabricated in 0.13-mum mixed-signal CMOS process consumes only 190 mW from 1.5/2.5-V supplies. The 2.5times2.5 mm2 die was packaged in an 8times8 mm2 128-ball CABGA.
Keywords :
CMOS integrated circuits; SONET; optical fibre communication; optical transmitters; CMOS transmitter; FIFO; SDH jitter generation; SONET; bit rate 10 Gbit/s; clock multiplying unit; eye mask; multiplexers; power 190 mW; size 0.13 micron; voltage 1.5 V; voltage 2.5 V; Bandwidth; CMOS process; CMOS technology; Circuits; Clocks; Jitter; Multiplexing; Silicon germanium; Synchronous digital hierarchy; Transmitters;
Conference_Titel :
Circuits and Systems, 2007. MWSCAS 2007. 50th Midwest Symposium on
Conference_Location :
Montreal, Que.
Print_ISBN :
978-1-4244-1175-7
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2007.4488762