Title :
A 200M sample/s 6b flash ADC in 0.6 /spl mu/m CMOS
Author :
Spalding, J. ; Dalton, D.
Author_Institution :
Raheen Ind. Estate, Analog Devices Inc., Limerick, Ireland
Abstract :
This 6b flash analog-to-digital converter (ADC) performs the sampling function in a partial-response, maximum-likelihood disk drive read channel. The read channel must process signals with spectral content extending up to half the sampling rate. This requires an ADC with better than 5 effective bits at Nyquist, accomplished here using a full-flash architecture capable of sampling at 200 MHz. To meet cost objectives, the read channel is on 0.6 /spl mu/m single-poly CMOS, where the ADC achieves performance previously seen only on bipolar or BiCMOS processes.
Keywords :
CMOS integrated circuits; analogue-digital conversion; hard discs; maximum likelihood detection; partial response channels; 0.6 micron; 200 MHz; 6 bit; disk drive read channel; flash ADC; full-flash architecture; partial-response maximum-likelihood; sampling function; single-poly CMOS; Circuit testing; Clocks; Diodes; Energy consumption; Feedback; MOS devices; Preamplifiers; Resistors; Signal sampling; Switches;
Conference_Titel :
Solid-State Circuits Conference, 1996. Digest of Technical Papers. 42nd ISSCC., 1996 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-3136-2
DOI :
10.1109/ISSCC.1996.488636