Title :
Testing of Trusted CMOS Data Converters
Author :
Srivastava, Anurag ; Soundararajan, Ravi
Author_Institution :
Dept. of Electr. & Comput. Eng., Louisiana State Univ., Baton Rouge, LA, USA
Abstract :
In this work, we present testing of trusted CMOS data converters using DeltaIDDQ and on-chip linear ramp histogram techniques. DeltaIDDQ technique can be efficiently used to detect faults taking process variation into effect. We present design for an on-chip testability of CMOS analog-to-digital converter using linear-ramp histogram technique. The paper discusses a brief overview of the histogram technique, the formulae used to calculate the ADC parameters, the design implemented in 0.5μm n-well CMOS process, the results and effectiveness of the design. The on-chip linear ramp histogram technique can be seamlessly combined with DeltaIDDQ technique for improved testability, increased fault coverage and reliable operation.
Keywords :
CMOS integrated circuits; analogue-digital conversion; integrated circuit testing; invertors; CMOS analog-to-digital converter; CMOS process; DeltaIDDQ technique; fault coverage; fault detection; on-chip linear ramp histogram technique; on-chip testability; process variation; reliable operation; trusted CMOS data converters; CMOS integrated circuits; Circuit faults; Generators; Histograms; Registers; System-on-a-chip; Testing; CMOS data converters; Histogram based BIST testing; IDDQ testing; Trusted hardware;
Conference_Titel :
VLSI (ISVLSI), 2012 IEEE Computer Society Annual Symposium on
Conference_Location :
Amherst, MA
Print_ISBN :
978-1-4673-2234-8
DOI :
10.1109/ISVLSI.2012.23