DocumentCode :
327230
Title :
Improving sampling efficiency for system level power estimation
Author :
Ding, Chih-Shun ; Hsieh, Cheng-Ta ; Pedram, Massoud
Author_Institution :
Rockwell Int. Corp., Newport Beach, CA, USA
fYear :
1998
fDate :
10-12 Aug. 1998
Firstpage :
115
Lastpage :
117
Abstract :
In this paper, we propose an efficient statistical sampling technique which is suitable for estimating the total power consumption of a large VLSI system. The basic idea is to generate simulation units for each module in the system independently and then form samples of the system power by randomly selecting simulation units for each module. Hence, sampling is performed both temporally (across different clock cycles) and spatially (across different modules). A module clustering step ensures that the module types are compatible with this sampling strategy. Experimental results show a 4/spl times/ reduction in the simulation time compared to existing Monte-Carlo simulation techniques.
Keywords :
VLSI; circuit simulation; clocks; digital simulation; integrated circuit design; sampling methods; IC design; VLSI system; clock cycles; module clustering step; sampling efficiency; simulation time; simulation units; system level power estimation; total power consumption;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1998. Proceedings. 1998 International Symposium on
Conference_Location :
Monterey, CA, USA
Print_ISBN :
1-58113-059-7
Type :
conf
Filename :
708170
Link To Document :
بازگشت