DocumentCode :
3273128
Title :
A high performance router with dynamic buffer allocation for on-chip interconnect networks
Author :
Qi, Shubo ; Zhang, Minxuan ; Li, Jinwen ; Zhao, Tianlei ; Zhang, Chengyi ; Li, Shaoqing
Author_Institution :
Sch. of Comput. Sci., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2010
fDate :
3-6 Oct. 2010
Firstpage :
462
Lastpage :
467
Abstract :
With the number of processor cores increasing in chip multi-processors (CMPs) and global wire delays increasing, networks on chip have been gaining wide acceptance for on-chip inter-core communication. This paper introduces a low latency Dynamic Virtual Output Queues Router (DVOQR), which can reduce the router latency to two cycles by leveraging look-ahead routing computation and virtual output address queues scheme. Simulation results show that network throughput on a 4×4 mesh increases by up to 46.9% and 28.6%, compared to wormhole router and virtual channel router, and that DVOQR outperforms doubled buffer virtual channel router by 1.9% under same input speedup. Network zero-load-latency also decreases by 25.6% and 41% respectively under random traffic. The results with place and route used by Cadence Encounter in TSMC 65nm technology display that the frequency of DVOQR can reach 1.4 GHz, the cell area of the router is only 0.424mm2 and the power consumption is 274 mw under the 50% injection rate.
Keywords :
low-power electronics; multiprocessor interconnection networks; network routing; network-on-chip; TSMC 65nm technology display; buffer allocation; cadence encounter; chip multiprocessor; dynamic virtual output queue router; look-ahead routing computation; network on chip; network zero load latency; on-chip interconnect network; on-chip intercore communication; power consumption; random traffic; router latency; virtual output address queue scheme; Delay; Pipelines; Resource management; Routing; Switches; Throughput; Traffic control; DVOQR; Network on chip; flow control; router; throughput; zero-load latency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2010 IEEE International Conference on
Conference_Location :
Amsterdam
ISSN :
1063-6404
Print_ISBN :
978-1-4244-8936-7
Type :
conf
DOI :
10.1109/ICCD.2010.5647657
Filename :
5647657
Link To Document :
بازگشت