DocumentCode :
3274220
Title :
Improved FFSBM algorithm and its VLSI architecture for variable block size motion estimation of H.264
Author :
Zhang, Li ; Wen Guo
fYear :
2005
fDate :
13-16 Dec. 2005
Firstpage :
445
Lastpage :
448
Abstract :
The video coding standard H.264/AVC has adopted variable block size motion estimation to improve coding efficiency, which has brought heavy computation burden. The FFSBM (fast full search block matching) algorithm has been proposed to reduce the complexity. This paper proposes an improved FFSBM to adaptively reduce the complexity of FFSBM according to the degree of motion activity. A modular 2-D VLSI architecture to implement the improved algorithm is also proposed, the size of the PE array is carefully selected to reduce the gate count. Experimental result shows that this algorithm-hardware co-design gives better area/throughput tradeoff than the existing ones and is a proper solution for H.264´s variable block size motion estimation.
Keywords :
VLSI; block codes; data compression; image matching; motion estimation; video coding; VLSI architecture; fast full search block matching; improved FFSBM algorithm; variable block size motion estimation; video coding; Automatic voltage control; Computer architecture; Hardware; Merging; Motion estimation; Partitioning algorithms; Silicon; Throughput; Very large scale integration; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communication Systems, 2005. ISPACS 2005. Proceedings of 2005 International Symposium on
Print_ISBN :
0-7803-9266-3
Type :
conf
DOI :
10.1109/ISPACS.2005.1595442
Filename :
1595442
Link To Document :
بازگشت