Title :
Prospects for building cortex-scale CMOL/CMOS circuits: A design space exploration
Author :
Hammerstrom, Dan ; Zaveri, Mazad S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Portland State Univ., Portland, OR, USA
Abstract :
In this paper, we briefly present a hardware design space exploration methodology to investigate various architectures/designs, and their relative performance/price trade-offs. Using this methodology, we investigate CMOS and hybrid nano-scale (CMOL) based digital and mixed-signal circuits that implement Bayesian Memory (a simplified computational model based on George and Hawkins´ model of the visual cortex, and Pearl´s belief propagation), and for a cortex-scale spiking neural model. We then present the results of the hardware design space exploration, for implementing large-scale neuro/cortex inspired systems, and provide ballpark performance/price and scaling estimates for the same. These results provide some insight into the prospects for building large-scale Bayesian Inference engines, and neuromorphic networks using emerging nanoelectronics and/or nanogrid circuit structures. In general, the study of such hypothetical architectures will help guide research trends in intelligent computing (including neuro/cognitive systems), and the use of radical new device and circuit technology in these systems.
Keywords :
CMOS digital integrated circuits; belief networks; biocomputing; brain models; cognitive systems; hybrid integrated circuits; inference mechanisms; mixed analogue-digital integrated circuits; nanoelectronics; neural nets; neurophysiology; Bayesian memory; George model; Hawkins model; Pearl belief propagation; computational model; cortex-scale CMOL-CMOS circuits; cortex-scale spiking neural model; hardware design space exploration methodology; hybrid nano-scale based digital circuits; hybrid nano-scale based mixed-signal circuits; hypothetical architectures; intelligent computing; large-scale Bayesian inference engines; large-scale neuro-cortex inspired systems; nanoelectronics; nanogrid circuit structures; neurocognitive systems; neuromorphic networks; performance estimates; price estimates; scaling estimates; visual cortex; Bayesian methods; Brain modeling; Buildings; CMOS memory circuits; Computer architecture; Design methodology; Hardware; Large-scale systems; Semiconductor device modeling; Space exploration; Bayesian memory; CMOL; CMOS; Pearl´s belief propagation; Virtualization; biologically-inspired; cortex; design space; digital; hardware; methodology; mixed-signal; nanoarchitectures; nanogrid; nanotechnology; performance/price; processing node; spiking neuron; time-multiplexing;
Conference_Titel :
NORCHIP, 2009
Conference_Location :
Trondheim
Print_ISBN :
978-1-4244-4310-9
Electronic_ISBN :
978-1-4244-4311-6
DOI :
10.1109/NORCHP.2009.5397858