• DocumentCode
    327555
  • Title

    Standard VHDL analyzer and intermediate representation

  • Author

    Scarpelli, A.

  • Author_Institution
    Inst. of Technol., Wright-Patterson AFB, OH
  • fYear
    1998
  • fDate
    13-17 Jul 1998
  • Firstpage
    532
  • Lastpage
    536
  • Abstract
    To research and develop Computer Aided Design (CAD) tools based on VHDL, an analyzer is necessary to translate the source code into an intermediate representation from which back-end tools can be developed. Whether the analyzer is purchased or built, it is secondary to the research, diverting cost and effort from the intended development. The existence of a standard intermediate representation and a freely available VHDL analyzer that translates source code to that representation allows resources to be focused on the productivity enhancing, back-end tools. The SAVANT project provides VHDL researchers with the tools and compatibility to achieve a significant enhancement in the overall effectiveness of basic CAD-in-VHDL research
  • Keywords
    CAD; hardware description languages; military computing; parallel processing; software tools; CAD tools; SAVANT project; compatibility; cost; effectiveness; intermediate representation; productivity; source code; standard VHDL analyzer; Aerospace electronics; Analytical models; Business; Code standards; Costs; Design automation; Educational institutions; Government; Hardware design languages; Productivity;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Aerospace and Electronics Conference, 1998. NAECON 1998. Proceedings of the IEEE 1998 National
  • Conference_Location
    Dayton, OH
  • ISSN
    0547-3578
  • Print_ISBN
    0-7803-4449-9
  • Type

    conf

  • DOI
    10.1109/NAECON.1998.710196
  • Filename
    710196