DocumentCode :
3275610
Title :
Routability-driven flip-flop merging process for clock power reduction
Author :
Chen, Zhi-Wei ; Yan, Jin-Tai
Author_Institution :
Coll. of Eng., Chung-Hua Univ., Hsinchu, Taiwan
fYear :
2010
fDate :
3-6 Oct. 2010
Firstpage :
203
Lastpage :
208
Abstract :
The concept of merging some 1-bit flip-flops into a multi-bit flip-flop is applied to reduce dynamic clock power and decrease the total flip-flop area in a synchronous design. To acquire these advantages, the design must be guaranteed to satisfy certain physical constraints in the merging process. In this paper, given a set of 1-bit flip-flops with the input and output timing constraints, the area constraint inside any partitioned bin and the capacity constraint on any bin edge in a placement plane, an efficient routability-driven approach is proposed to merge 1-bit flip-flops into some multi-bit flip-flops for clock power reduction. The experimental results show that our proposed approach reduces 37.4% of the flip-flop area to maintain the synchronous design and saves 24.82% of the clock power for five examples in reasonable CPU time on the average.
Keywords :
clocks; flip-flops; logic design; network routing; network synthesis; dynamic clock power reduction; multibit flip-flop; routability-driven flip-flop merging process; synchronous design; Delay; Flip-flops; Inverters; Merging; Routing; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2010 IEEE International Conference on
Conference_Location :
Amsterdam
ISSN :
1063-6404
Print_ISBN :
978-1-4244-8936-7
Type :
conf
DOI :
10.1109/ICCD.2010.5647784
Filename :
5647784
Link To Document :
بازگشت