DocumentCode
3276355
Title
A novel BIST architecture with built-in self check
Author
Abdulla, M.F. ; Ravikumar, C.P. ; Kumar, Anshul
Author_Institution
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., New Delhi, India
fYear
1996
fDate
3-6 Jan 1996
Firstpage
57
Lastpage
60
Abstract
We propose an improved BIST architecture which supports on-chip comparison of signatures at no significant increase in area. The BILBO-based BIST architecture, used popularly in application-specific integrated circuits, suffers from two disadvantages. First, the initialization of the BILBO registers and the scanning out of the signatures are slow processes due to the sequential nature of these steps. Second, the test application time an a BILBO-based architecture does not depend on whether or not the circuit is faulty. It is typical to organize the testing procedure into one or more test sessions. In each test session, one or more functional modules are tested by applying pseudo-random test patterns. The responses of the functional modules are compressed into signatures which are captured into signature registers. Since the signature of the circuit is compared outside the chip, the test application must continue irrespective of whether or not a fault was detected in the middle of the testing process. More seriously, aliasing errors may result when a single signature is used and testing continues in spite of one or more faulty responses. The test architecture proposed in this paper is abbe to improve the above situation by performing on-chip signature check. Thus, we allow testing and signature comparison to occur concurrently. We show that such a test method can give rise to significant reduction in test application time
Keywords
VLSI; application specific integrated circuits; automatic testing; built-in self test; integrated circuit testing; logic testing; BILBO; BIST architecture; aliasing errors; application-specific integrated circuits; built-in logic block observation; built-in self check; concurrent testing; functional modules; on-chip signature comparison; pseudo-random test patterns; test application time; testing procedure; Built-in self-test; Circuit faults; Circuit testing; Clocks; Computer architecture; Computer science; Logic testing; Performance evaluation; Registers; System testing;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 1996. Proceedings., Ninth International Conference on
Conference_Location
Bangalore
ISSN
1063-9667
Print_ISBN
0-8186-7228-5
Type
conf
DOI
10.1109/ICVD.1996.489455
Filename
489455
Link To Document