Title :
Scalable and low power LDPC decoder design using high level algorithmic synthesis
Author :
Sun, Yang ; Cavallaro, Joseph R. ; Ly, Tai
Author_Institution :
Depart. of Electr. & Comput. Eng., Rice Univ., Houston, TX, USA
Abstract :
This paper presents a scalable and low power low-density parity-check (LDPC) decoder design for the next generation wireless handset SoC. The methodology is based on high level synthesis: PICO (program-in chip-out) tool was used to produce efficient RTL directly from a sequential un-timed C algorithm. We propose two parallel LDPC decoder architectures: (1) per-layer decoding architecture with scalable parallelism, and (2) multi-layer pipelined decoding architecture to achieve higher throughput. Based on the PICO technology, we have implemented a two-layer pipelined decoder on a TSMC 65 nm 0.9 V 8-metal layer CMOS technology with a core area of 1.2 mm2. The maximum achievable throughput is 415 Mbps when operating at 400 MHz clock frequency and the estimated peak power consumption is 180 mW.
Keywords :
decoding; high level synthesis; integrated circuit design; linear codes; parity check codes; system-on-chip; high level algorithmic synthesis; low power LDPC decoder design; multi-layer pipelined decoding architecture; next generation wireless handset SoC; per-layer decoding architecture; program-in chip-out; Algorithm design and analysis; CMOS technology; Clocks; Decoding; Energy consumption; Frequency estimation; High level synthesis; Parity check codes; Telephone sets; Throughput;
Conference_Titel :
SOC Conference, 2009. SOCC 2009. IEEE International
Conference_Location :
Belfast
Print_ISBN :
978-1-4244-4940-8
Electronic_ISBN :
978-1-4244-4941-5
DOI :
10.1109/SOCCON.2009.5398044