Title :
Application Specific Instruction Set Processor Microarchitecture for UTMS-FDD Cell Search
Author_Institution :
Nokia Technol. Platforms, Oulu
Abstract :
This paper introduces the microarchitecture of an application specific instruction set processor (ASIP) targeted for cell search functions in an UMTS-FDD mobile terminal. The suggested architecture is used for synchronization of the mobile terminal to the base transceiver stations and for calculating impulse response measurements to form channel estimates. The ASIP was modeled using LISA 2.0 architecture description language. The critical parts of the cell search functions were identified and the processor hardware and instruction set optimized accordingly. The ASIP is programmable in C. The functionality of the architecture was verified using a cycle-accurate instruction set simulator and VHDL simulator. Synthesizable VHDL code was automatically generated from the LISA description. The ASIP was evaluated based on the cycle count, operating frequency, area and power consumption. The performance was compared to real-time requirements. It is shown that the proposed architecture poses a programmable solution for implementing the computationally demanding algorithm.
Keywords :
3G mobile communication; C language; application specific integrated circuits; cellular radio; channel estimation; frequency division multiplexing; hardware description languages; instruction sets; microprocessor chips; transceivers; transient response; ASIP microarchitecture; C language; LISA 2.0 architecture description language; UTMS-FDD mobile terminal; Universal Mobile Telecommunication System; VHDL simulator; application specific instruction set processor; base transceiver station; cell search function; channel estimates; cycle-accurate instruction set simulator; frequency division duplex; impulse response measurement; Application specific integrated circuits; Application specific processors; Base stations; Computational modeling; Computer architecture; Frequency synchronization; Hardware; Microarchitecture; Process design; VLIW;
Conference_Titel :
System-on-Chip, 2005. Proceedings. 2005 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
0-7803-9294-9
DOI :
10.1109/ISSOC.2005.1595641