Title :
Arithmetic image coding/decoding architecture based on a cache memory
Author :
Osorio, Roberto R. ; Boo, Montserrat ; Bruguera, Javier D.
Author_Institution :
Dept. Electron. & Comput. Eng., Santiago de Compostela Univ., Spain
Abstract :
We present a new arithmetic coding algorithm based on a small cache memory. The complexity of multi level arithmetic coding has been reduced by restricting the operations to those symbols stored in the cache. We analyze the best organisation of the cache, trying out different configurations, associativity and replacement algorithms. Finally, a new architecture for encoding and decoding has been proposed, which reduces hardware requirements and cycle length. Moreover, we solve other implementation details, introduce pipelining and obtain good compression ratios
Keywords :
cache storage; decoding; encoding; image coding; arithmetic coding algorithm; arithmetic image coding; associativity; cache memory; compression ratios; cycle length; decoding; decoding architecture; encoding; hardware requirements; multi level arithmetic coding; pipelining; replacement algorithms; small cache memory; Arithmetic; Cache memory; Computer architecture; Costs; Decoding; Encoding; Hardware; Image coding; Pipeline processing; Random access memory;
Conference_Titel :
Euromicro Conference, 1998. Proceedings. 24th
Conference_Location :
Vasteras
Print_ISBN :
0-8186-8646-4
DOI :
10.1109/EURMIC.1998.711788