DocumentCode
328099
Title
Behavioral fault simulation of large mixed-signal UUTs using the Saber simulator
Author
Majernik, David ; Siegel, Craig ; Somanchi, Subba
Author_Institution
Analogy Inc., Beaverton, OR, USA
fYear
1998
fDate
24-27 Aug 1998
Firstpage
600
Lastpage
605
Abstract
The use of behavioral simulation in the design of large printed circuit boards and systems is well known. Using behavioral models of complex or large circuitry in a top-down design methodology, designers can simulate and analyze their systems in a reasonable time. While a single simulation of such systems at the primitive, or element, level may take hours, or even days, a behavioral simulation may take only minutes and still provide sufficient detail of the system´s operation. These same techniques can be applied to fault simulation of large or complex UUTs. Simulating faults for the purpose of developing an efficient sequence of tests to be run on the ATE involves multiple simulation runs and potentially long simulation times due to the insertion of the faults. Using behavioral modeling and top-down analysis can help keep simulation times reasonable for large systems. The most critical task in creating the behavioral model of a large system is to decide which effects need to be simulated to provide an accurate picture of system operation and still provide enough detail to allow required analyses. This paper examines the established principles of top-down design and show how they can be applied to simulation and analysis of faults for TPS development. A forward converter switching power supply, which can have very long simulation times at the primitive level, is used to demonstrate the technique
Keywords
automatic test software; circuit simulation; circuit testing; fault simulation; printed circuit testing; ATE; Saber simulator; behavioral fault simulation; behavioral modeling; fault analysis; forward converter switching power supply; large PCBs; large mixed-signal; large printed circuit boards; large systems; simulation time; top-down analysis; unit under test; Analytical models; Automatic testing; Circuit faults; Circuit simulation; Design methodology; Power engineering and energy; Power supplies; Printed circuits; Switching converters; Time measurement;
fLanguage
English
Publisher
ieee
Conference_Titel
AUTOTESTCON '98. IEEE Systems Readiness Technology Conference., 1998 IEEE
Conference_Location
Salt Lake City, UT
ISSN
1088-7725
Print_ISBN
0-7803-4420-0
Type
conf
DOI
10.1109/AUTEST.1998.713504
Filename
713504
Link To Document