DocumentCode :
3282256
Title :
RACHANA: an integrated placement and routing approach to CMOS analog cells
Author :
Gohar, Nasir-Ud-Din ; Cheung, Peter Y K ; Pun, Chi K.
Author_Institution :
Dept. of Electr. Eng., Imperial Coll., London, UK
Volume :
6
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
2981
Abstract :
The authors present a new integrated placement and routing algorithm, RACHANA, for CMOS analog cells. Like any analog layout expert, the approach takes into account the relative positions of various primitive analog modules, e.g., current mirror, differential pair, etc., in the circuit diagram. These modules are automatically recognized in the input circuit schematic and procedurally generated by an efficient set of module generators developed for this purpose. The use of a novel representation of a circuit schematic, where both circuit components and nets are treated in a similar way, has made it possible to combine conventionally two sequential tasks, placement and routing, into a single unified task. The preliminary results produced from the first implementation of the approach have verified the power and efficiency of the algorithm
Keywords :
CMOS integrated circuits; circuit layout CAD; linear integrated circuits; network routing; CMOS analog cells; RACHANA; circuit schematic; integrated algorithm; module generators; placement algorithm; routing algorithm; Circuits; Design automation; Design methodology; Educational institutions; Laboratories; Macrocell networks; Mirrors; Routing; Semiconductor device modeling; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230695
Filename :
230695
Link To Document :
بازگشت