DocumentCode :
3282377
Title :
Self-timed simultaneous bidirectional signalling for IC systems
Author :
Yacoub, G.Y. ; Ku, W.H.
Author_Institution :
California Univ., San Diego, CA, USA
Volume :
6
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
2957
Abstract :
The authors present a self-timed architectural interface design for VLSI CMOS integrated circuit systems. The interface follows a two-cycle self-timed bundled data protocol and nearly doubles the input/output (I/O) bandwidth for wide bus VLSI interprocessor communication by simultaneously sending and receiving data over the same wires. A constant overhead of four control wires is incurred over the synchronous approach proposed by K. Lam et al. (1990), as well as a decaying area penalty for increasing bus widths. This type of self-timed bundled interface can prove attractive for applications where global synchronization is difficult to achieve. The interface has been simulated for a 16-b wide bus using a quasi-analog mixed-signal Verilog approach
Keywords :
CMOS integrated circuits; VLSI; digital integrated circuits; synchronisation; IC systems; VLSI CMOS; VLSI interprocessor communication; integrated circuit systems; self-timed architectural interface design; simultaneous bidirectional signalling; synchronization; two-cycle self-timed bundled data protocol; wide bus; Bandwidth; CMOS integrated circuits; Clocks; Impedance; Postal services; Protocols; Pulse amplifiers; Transmitters; Very large scale integration; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230701
Filename :
230701
Link To Document :
بازگشت