DocumentCode :
3283727
Title :
Wiresizing with buffer placement and sizing for power-delay tradeoffs
Author :
Shah, Jatan C. ; Sapatnekar, Sachin S.
Author_Institution :
Dept. of Electr. Eng. & Comput. Eng., Iowa State Univ., Ames, IA, USA
fYear :
1996
fDate :
3-6 Jan 1996
Firstpage :
346
Lastpage :
351
Abstract :
With the increasing influence of the resistive effects of interconnects on the performance of VLSI systems, a greater stress is being laid on careful interconnect design. One prominent technique is the approach of sizing wires for long interconnects to achieve the desired speed and power characteristics. It has also been suggested that one may appropriately insert repeaters for significant delay reductions. This paper unifies these approaches to optimizing an interconnect by placing a prespecified number of buffers (drivers and repeaters) using a dynamic programming procedure and then performing simultaneous wire and buffer sizing using a sensitivity-based heuristic. Experimental results are presented to prove the utility and performance of the approach
Keywords :
VLSI; buffer circuits; circuit optimisation; delays; dynamic programming; integrated circuit interconnections; integrated circuit layout; VLSI interconnect design; buffer placement; buffer sizing; driver; dynamic programming; optimization; power-delay tradeoff; repeater; sensitivity-based heuristic; wire sizing; Capacitance; Delay; Design optimization; Dynamic programming; Integrated circuit interconnections; Power dissipation; Power system interconnection; Repeaters; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1996. Proceedings., Ninth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-8186-7228-5
Type :
conf
DOI :
10.1109/ICVD.1996.489633
Filename :
489633
Link To Document :
بازگشت