DocumentCode :
3283885
Title :
Multi-way partitioning of VLSI circuits
Author :
Agrawal, Prathima ; Narendran, B. ; Shivakumar, Narayanan
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
fYear :
1996
fDate :
3-6 Jan 1996
Firstpage :
393
Lastpage :
399
Abstract :
Partitioning is one of the critical phases of hierarchical design processes like VLSI design. Good partitioning techniques can positively influence the performance and cost of a VLSI product. This paper proposes a partitioning algorithm with a new cost metric. viewed from a VLSI layout point of view our cost metric minimizes the average delay per net. It can also be interpreted as achieving the minimum number of vias per net. This paper highlights how the seemingly slight difference between our metric and others could cause partitions to be evaluated considerably differently. Experimental results show that in addition to the expected improvements we get on our metric, the proposed algorithm does well on the traditional nets cut metric as well
Keywords :
VLSI; delays; economics; integrated circuit layout; integrated circuit manufacture; logic CAD; logic partitioning; minimisation of switching nets; VLSI circuits; VLSI layout; average delay; cost metric; hierarchical design processes; multi-way partitioning; nets cut metric; Circuit synthesis; Computer science; Costs; Delay; Iterative algorithms; Logic circuits; Logic design; Partitioning algorithms; Process design; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1996. Proceedings., Ninth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-8186-7228-5
Type :
conf
DOI :
10.1109/ICVD.1996.489641
Filename :
489641
Link To Document :
بازگشت