DocumentCode :
3284715
Title :
A Configurable IP for Mode Decision of H.264/AVC Encoder
Author :
Hsia, Shih-Chang ; Wang, Si-Hong ; Chou, Ying-Chao
Author_Institution :
Nat. Kaohsiung First Univ. of Sci. & Technol., Kaohsiung
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
146
Lastpage :
152
Abstract :
In this paper, we present a configurable IP for the mode decision in intra predictor of H.264 system. The parallel architecture with three computational cores is proposed by using configurable structure to process YUV pixels, where the number of pixel parallelism is 10 in the output. A commonly hardware is used to computed various coding modes by arranging an efficient schedule for YUV Plane modes computing. The configurable circuit is controlled with multiplex to compute mode parameters to reduce the hardware cost. The luminance with 4times4 and 16x16 block mode and chrominance with 8times8 block mode can be finished during 256 cycles for one MB coding. The throughput rate is about 4~5 times compared to the previous works, and the proposed architecture can meet the speed requirement for 1920*1080/50 Hz HDTV encoder.
Keywords :
high definition television; parallel architectures; video codecs; H.264/AVC encoder; HDTV encoder; YUV plane modes computing; block prediction; configurable IP; mode decision; parallel architecture; pixel parallelism; Automatic voltage control; Circuits; Computer architecture; Concurrent computing; Costs; Hardware; Parallel architectures; Parallel processing; Processor scheduling; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2007. AHS 2007. Second NASA/ESA Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-0-7695-2866-3
Type :
conf
DOI :
10.1109/AHS.2007.2
Filename :
4291913
Link To Document :
بازگشت