DocumentCode :
3285140
Title :
Synthesis of Multimode digital signal processing systems
Author :
Andriamisaina, C. ; Casseau, Emmanuel ; Coussy, Philippe
Author_Institution :
Univ. de Bretagne Sud, Vannes
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
318
Lastpage :
325
Abstract :
In this paper, we propose a design methodology for implementing a multimode (or multi-configuration) and multi-throughput system into a single hardware architecture. The inputs of the design flow are the data flow graphs (DFGs), representing the different modes (i.e. the different applications to be implemented), with their respective throughput constraints. While traditional approaches merge DFGs together before the synthesis process, we propose to use ad-hoc scheduling and binding steps during the synthesis of each DFG. The scheduling, which assigns operations to specific time steps, maximizes the similarity between the control steps and thus decreases the controller complexity. The binding process, which assigns operations to specific functional units and data to specific storage elements, maximizes the similarity between datapaths and thus minimizes steering logic and register overhead. First results show the interest of the proposed synthesis flow.
Keywords :
data flow graphs; digital signal processing chips; logic design; ad-hoc scheduling; binding steps; data flow graphs; hardware architecture; multiconfiguration system; multimode digital signal processing systems; multithroughput system; specific functional units; specific storage elements; Computer architecture; Costs; Digital signal processing; Flow graphs; Hardware; High level synthesis; Merging; Multiplexing; Scheduling; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2007. AHS 2007. Second NASA/ESA Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-0-7695-2866-3
Type :
conf
DOI :
10.1109/AHS.2007.100
Filename :
4291937
Link To Document :
بازگشت