DocumentCode :
3285485
Title :
A K-Band adaptive-bias power amplifier with enhanced linearizer using 0.18-µm CMOS process
Author :
Tzu-Yuan Huang ; Yu-Hsuan Lin ; Huei Wang
Author_Institution :
Dept. of Electr. Eng. a, Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2015
fDate :
17-22 May 2015
Firstpage :
1
Lastpage :
3
Abstract :
A new topology of power amplifier (PA) is developed in 0.18-μm CMOS. The topology adopts the adaptive bias and pre-distortion linearizer simultaneously. The design of this PA takes back-off efficiency, linear output power, and quiescent power consumption into consideration. After linearization, the proposed PA achieves 6.8% PAE at 6-dB backoff from P1dB, 14.1% PAE at OP1dB, and high linear output power 9.2 dBm with third-order intermodulation distortion (IMD3) of -40 dBc. This circuit shows good performance compared with the published PAs in 0.18-μm CMOS and suitable for high data rate transmission applications.
Keywords :
CMOS integrated circuits; intermodulation distortion; linearisation techniques; millimetre wave power amplifiers; network topology; CMOS process; K-Band power amplifier; adaptive-bias power amplifier; enhanced linearizer; linear output power; linearization; power amplifier topology; power consumption; predistortion linearizer; size 0.18 mum; third-order intermodulation distortion; CMOS integrated circuits; PHEMTs; Phase measurement; CMOS process; K-Band; adaptive bias; power amplifier; pre-distortion linearizer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium (IMS), 2015 IEEE MTT-S International
Conference_Location :
Phoenix, AZ
Type :
conf
DOI :
10.1109/MWSYM.2015.7166843
Filename :
7166843
Link To Document :
بازگشت