DocumentCode :
3285501
Title :
A Power-Aware Algorithm for the Design of Reconfigurable Hardware during High Level Placement
Author :
Wing On Fung ; Arslan, Tughrul
Author_Institution :
Univ. of Edinburgh, Edinburgh
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
499
Lastpage :
503
Abstract :
The popularity of reconfigurable logic devices and portable hardware demands ever increasingly power saving schemes for low power designs. This paper looks at the CAD design process of reconfigurable devices and presents a novel method to gain power savings during the placement stage of the CAD flow. The proposed system modeled the number of switches used in the circuit and employed simulated annealing algorithm to reduce the overall routing power. The system was tested against 8 large benchmark circuits. It was able to achieve a routing power saving of up to 18% compared with cases without modeling the switches.
Keywords :
logic CAD; low-power electronics; power aware computing; simulated annealing; CAD design process; high level placement; power saving scheme; power-aware algorithm; reconfigurable hardware design; reconfigurable logic device; simulated annealing algorithm; Algorithm design and analysis; Circuit testing; Design automation; Hardware; Power system modeling; Process design; Reconfigurable logic; Routing; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2007. AHS 2007. Second NASA/ESA Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-0-7695-2866-3
Type :
conf
DOI :
10.1109/AHS.2007.15
Filename :
4291959
Link To Document :
بازگشت