DocumentCode :
3285792
Title :
A LVS verification flow for hybrid digital-analog integrated circuits
Author :
Xu, Haitao ; Li, Zheying
Author_Institution :
Sch. of Electron. Inf. Eng., Beijing Jiaotong Univ., Beijing, China
fYear :
2011
fDate :
15-17 April 2011
Firstpage :
3849
Lastpage :
3852
Abstract :
In the design of hybrid digital-analog integrated circuits, with the circuit design becoming increasingly large scale, hierarchical design techniques have become more acceptable for most designers. However, the occurrence of layout LVS (Layout versus Schematic) error could be sharply increased. Debugging these errors one by one will take designer a large amount of time and energy, which is intolerable. In order to overcome this problem, in this paper, a process of LVS based on hierarchical design techniques is introduced. With Calibre verification tool, it´s successfully used in the layout verification of Pipeline ADC, which greatly reduces the verification time, improving the layout of the verification process.
Keywords :
circuit analysis computing; digital-analogue conversion; integrated circuit layout; Calibre verification tool; LVS verification flow; Pipeline ADC; hierarchical design techniques; hybrid digital-analog integrated circuit design; layout versus schematic; Circuit synthesis; Digital-analog conversion; Electron devices; Integrated circuits; Layout; Pipelines; SPICE; Calibre; Hierarchical; LVS; Pipeline ADC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electric Information and Control Engineering (ICEICE), 2011 International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-8036-4
Type :
conf
DOI :
10.1109/ICEICE.2011.5777886
Filename :
5777886
Link To Document :
بازگشت