DocumentCode :
3285838
Title :
Expressing dynamic reconfiguration by partial evaluation
Author :
Singh, Satnam ; Hogg, Jonathan ; McAuley, Derek
Author_Institution :
Dept. of Comput. Sci., Glasgow Univ., UK
fYear :
1996
fDate :
17-19 Apr 1996
Firstpage :
188
Lastpage :
194
Abstract :
Dynamic reconfiguration of FPGAs is a powerful technique for modifying a circuit as it executes. However, dynamic reconfiguration is inadequately supported by CAD tools and poorly understood in general. We present a specific class of dynamic reconfigurations that can be expressed in terms of a formalism called partial evaluation. This provides a systematic framework for understanding the effect of a dynamic reconfiguration, as well as providing guidance on how to complete specialised circuits. The primary advantages of this technique are circuits which are smaller and faster for a certain class of applications. We present one case study from the ATM field which benefits from this treatment
Keywords :
field programmable gate arrays; logic CAD; partial evaluation (compilers); system monitoring; ATM field; CAD tools; FPGAs; dynamic reconfiguration; partial evaluation; Field programmable gate arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
FPGAs for Custom Computing Machines, 1996. Proceedings. IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-8186-7548-9
Type :
conf
DOI :
10.1109/FPGA.1996.564830
Filename :
564830
Link To Document :
بازگشت