DocumentCode :
3286350
Title :
A digital designer´s guide to phase-locked loop clock drivers
Author :
Pearson, Todd
Author_Institution :
Motorola Inc., Chandler, AZ, USA
fYear :
1996
fDate :
4-6 Nov 1996
Firstpage :
174
Lastpage :
179
Abstract :
This paper will discuss the basic behavior of a phase-locked loop (PLL) and investigate how this behavior will influence a design´s timing budget. By understanding the overall behavior of a PLL and applying design methodologies which address the adverse timing effects caused by this behavior one can successfully integrate PLL devices into a high performance clock distribution tree
Keywords :
clocks; digital phase locked loops; driver circuits; clock distribution tree; clock driver; digital design; phase-locked loop; timing budget; Clocks; Delay; Detectors; Feedback; Frequency synthesizers; Low pass filters; Phase detection; Phase locked loops; Timing; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Northcon/96
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-3277-6
Type :
conf
DOI :
10.1109/NORTHC.1996.564848
Filename :
564848
Link To Document :
بازگشت