DocumentCode :
3287143
Title :
A FPGA Coprocessor for the Cryptographic Tate Pairing over Fp
Author :
Barenghi, Alessandro ; Bertoni, Guido ; Breveglieri, Luca ; Pelosi, Gerardo
Author_Institution :
Politec. di Milano Milano, Milan
fYear :
2008
fDate :
7-9 April 2008
Firstpage :
112
Lastpage :
119
Abstract :
Identity based cryptography offers a number of functional advantages over traditional public key cryptosystems and has attracted much research interest in the last few years. The computational costs demanded for such functionalities result to be significantly greater than those bounded to other methods. The overall efficiency of identity based protocols and applications is dominated by the computation of the main used primitive, namely the Tate pairing. The paper focuses on the design of a parallel hardware accelerator for the computation of the Tate pairing that makes use of arithmetics over finite fields with a large prime characteristic. Performance measurements are discussed and compared with previous solutions based on different definitions and algorithms.
Keywords :
field programmable gate arrays; public key cryptography; FPGA coprocessor; cryptographic Tate pairing; parallel hardware accelerator; public key cryptosystems; Arithmetic; Computational efficiency; Concurrent computing; Coprocessors; Cryptographic protocols; Field programmable gate arrays; Galois fields; Hardware; Identity-based encryption; Public key cryptography; FPGA Tate Fp;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology: New Generations, 2008. ITNG 2008. Fifth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7695-3099-0
Type :
conf
DOI :
10.1109/ITNG.2008.260
Filename :
4492464
Link To Document :
بازگشت