DocumentCode :
3289464
Title :
Advances in wafer level and chip scale packaging
Author :
Da Silveira, Elvino ; Gardner, Steve
Author_Institution :
Azores Corp., Wilmington, MA, USA
fYear :
2004
fDate :
July 14-16, 2004
Firstpage :
251
Lastpage :
254
Abstract :
Wafer-level packaging (WLP) is becoming more prevalent in the semiconductor packaging industry, fuelled by the increasing prominence of area array devices employed in electronics manufacturing. With feature size requirements in the range of 10-15 μm, the current thinking is that the bumping process should be accomplished by either a stepper or proximity mask aligner. A key factor in this decision is the financial investment of the manufacturer and the relative process benefits of photolithography. This paper presents the benefits of utilizing projection stepper technology in the wafer bumping process. In particular, the paper discusses an innovative system design that significantly improves stepper yields while enabling the imaging of thick resists on wafers. Considered are the relative performance capabilities and process flexibility of the system design versus conventional steppers and projection aligners. Described are key subsystems incorporated in the advanced stepper platform, including dual wafer handling, optimized lens field projection optics, and broadband illumination. The paper concludes that the resulting increase in throughput and process latitude can be expected to reduce cost of ownership (COO) when process and maintenance costs are considered as well as the initial capital expense of the equipment.
Keywords :
chip scale packaging; photolithography; resists; semiconductor device packaging; 10 to 15 micron; advanced stepper platform; area array devices; broadband illumination; chip scale packaging; cost of ownership reduction; dual wafer handling; electronics manufacturing; equipment capital expense; feature size requirements; financial investment; innovative system; maintenance costs; optimized lens field projection optics; photolithography; process benefits; process cost; projection aligners; projection stepper; semiconductor packaging industry; stepper yields; thick resists imaging; wafer bumping process; wafer level packaging; Chip scale packaging; Costs; Electronics industry; Electronics packaging; Fuel processing industries; Industrial electronics; Manufacturing industries; Semiconductor device manufacture; Semiconductor device packaging; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing Technology Symposium, 2004. IEEE/CPMT/SEMI 29th International
ISSN :
1089-8190
Print_ISBN :
0-7803-8582-9
Type :
conf
DOI :
10.1109/IEMT.2004.1321671
Filename :
1321671
Link To Document :
بازگشت