DocumentCode :
3290371
Title :
A flexible virtual platform for computational and communication architecture exploration of DMT VDSL modems
Author :
Brini, Silvia ; Benjelloun, Doha ; Castanier, Fabien
Author_Institution :
Adv. Syst. Technol., STMicroelectronics, Grenoble, France
fYear :
2003
fDate :
2003
Firstpage :
164
Abstract :
In this paper a high-level SoC architecture exploration of DMT (Discrete Multitone) VDSL transceivers (Very high speed Digital Subscriber Line) is presented. A flexible and complete virtual platform was developed for the purpose, exploiting the paradigm of "orthogonalization of concerns" (functionality independent from architecture) in the framework of Cadence VCC system level design tool. An accurate processor model, obtained through the back-annotation of profiling results on a target DSP core, allowed the exploration of different HW/SW partitioning and the study of the computational units required. A transaction-accurate VCC bus model was developed for the investigation of the on-chip bus architecture and its relevant parameters dimensioning.
Keywords :
digital subscriber lines; hardware-software codesign; modems; system-on-chip; Cadence VCC system level design tool; DMT; DMT VDSL modems; Discrete Multitone; HW/SW partitioning; back-annotation; communication architecture; computational units; flexible virtual platform; high-level SoC architecture; orthogonalization of concerns; processor model; transaction-accurate VCC bus model; Computer architecture; DSL; Digital signal processing; Libraries; Modems; OFDM modulation; Quality of service; System-level design; Testing; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN :
1530-1591
Print_ISBN :
0-7695-1870-2
Type :
conf
DOI :
10.1109/DATE.2003.1186689
Filename :
1186689
Link To Document :
بازگشت