• DocumentCode
    3290993
  • Title

    A Network of Time-Division Multiplexed Wiring for FPGAs

  • Author

    Francis, Rosemary ; Moore, Simon ; Mullins, Robert

  • Author_Institution
    Univ. of Cambridge, Cambridge
  • fYear
    2008
  • fDate
    7-10 April 2008
  • Firstpage
    35
  • Lastpage
    44
  • Abstract
    Our investigation into networks-on-chip for field- programmable gate arrays (FPGAs) indicates that fine-grain time-division multiplexing over configurable wires can significantly reduce the number of interconnects needed and therefore reduce chip area. We have investigated the impact of using different proportions of time-multiplexed shared wiring and conventional wiring on the number of wires needed per channel. To do this we have written a scheduler to map benchmarks to the wire sharing architecture. The algorithm developed allows us to trade off between wire count and latency. This is the first time that the statically configured FPGA wiring has been entirely replaced by time-multiplexed wiring. Our results indicate that time-multiplexed wiring could be an effective way of making better use of the on-chip resources and enable the use of on-chip networks with low overheads.
  • Keywords
    field programmable gate arrays; network-on-chip; time division multiplexing; wiring; configurable wiring; field-programmable gate array; networks-on-chip; on-chip resources; time-division multiplexed wiring; wire count; wire latency; wire sharing architecture; CMOS technology; Delay; Field programmable gate arrays; Logic; Network-on-a-chip; Routing; Switches; Time division multiplexing; Wires; Wiring; fpga; network-on-chip; time division multplexing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Networks-on-Chip, 2008. NoCS 2008. Second ACM/IEEE International Symposium on
  • Conference_Location
    Newcastle upon Tyne
  • Print_ISBN
    0-7695-3098-2
  • Type

    conf

  • DOI
    10.1109/NOCS.2008.4492723
  • Filename
    4492723